Part Number Hot Search : 
MAX30 AC1506 10A45 MICRORAM GS2GIF 74AHC14 C1H10 OM9369SP
Product Description
Full Text Search
 

To Download ICS840002AGI-01 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
FEATURES
* Two LVCMOS/LVTTL outputs @ 3.3V, 17 typical output impedance * Selectable crystal oscillator interface or LVCMOS single-ended input * Supports the following output frequencies: 156.25MHz, 125MHz and 62.5MHz * Output frequency range: 56MHz - 175MHz * VCO range: 560MHz - 700MHz * Output skew: 12ps (maximum) * RMS phase jitter at 156.25MHz (1.875MHz - 20MHz): 0.47ps (typical) Offset Noise Power 100Hz ............... -97.4 dBc/Hz 1kHz ............. -120.2 dBc/Hz 10kHz ............. -127.6 dBc/Hz 100kHz ............. -126.1 dBc/Hz * Power supply modes: Core/Output 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V * -40C to 85C ambient operating temperature
GENERAL DESCRIPTION
The ICS840002I-01 is a 2 output LVCMOS/LVTTL Synthesizer optimized to generate Ethernet HiPerClockSTM reference clock frequencies and is a member of the HiPerClocksTM family of high performance clock solutions from IDT. Using a 25MHz 18pF parallel resonant crystal, the following frequencies can be generated based on the 2 frequency select pins (F_SEL1:0): 156.25MHz, 125MHz, and 62.5MHz. The ICS840002I-01 uses IDT's 3rd generation low phase noise VCO technology and can achieve 1ps or lower typical random rms phase jitter, easily meeting Ethernet jitter requirements. The ICS840002I01 is packaged in a small 16-pin TSSOP package.
IC S
FREQUENCY SELECT FUNCTION TABLE
Inputs F_SEL1 F_SEL0 0 0 1 1 0 1 0 1 M Divider Value 25 25 25 25 N Divider Value 4 5 10 5
* Available in both standard (RoHS 5) and lead-free RoHS (6) packages Output Frequency (25MHz Ref.) 156.25 125 62.5 125
BLOCK DIAGRAM
OE Pullup F_SEL1:0 Pullup:Pullup nPLL_SEL Pulldown nXTAL_SEL XTAL_IN Pulldown 25MHz
PIN ASSIGNMENT
2
F_SEL0 nXTAL_SEL TEST_CLK OE MR nPLL_SEL VDDA VDD Q0 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 F_SEL1 GND GND Q0 Q1 VDDO XTAL_IN XTAL_OUT
OSC
XTAL_OUT TEST_CLK Pulldown
0
F_SEL1:0
1 Phase Detector
00 01 10 11
1
VCO
0
N /4 /5 /10 /5
ICS840002I-01
16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body G Package Top View
Q1
M = /25 (fixed)
MR
840002AGI-01
Pulldown
1 REV. A OCTOBER 22, 2007
ICS840002I-01
www.IDT.com
TABLE 1. PIN DESCRIPTIONS
Number 1, 16 2 3 4 5 Name F_SEL0, F_SEL1 nXTAL_SEL TEST_CLK OE MR Type Input Input Input Input Input Pullup Description Frequency select pin. LVCMOS/LVTTL interface levels.
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
6 7 8 9, 10 11 12, 13 14, 15
nPLL_SEL VDDA VDD XTAL_OUT, XTAL_IN VDDO Q1, Q0 GND
Input Power Power Input Power Output Power
Selects between the cr ystal or TEST_CLK inputs as the PLL reference Pulldown source. When HIGH, selects TEST_CLK. When LOW, selects XTAL inpus. LVCMOS/LVTTL interface levels. Pulldown Single-ended LVCMOS/LVTTL clock input. Output enable pin. When HIGH, the outputs are active. When LOW, the Pullup outputs are in a high impedance state. LVCMOS/LVTTL interface levels. Active HIGH Master Reset. When logic HIGH, the internal dividers are Pulldown reset causing active outputs to go low. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. PLL Bypass. When LOW, the output is driven from the VCO output. When HIGH, the PLL is bypassed and the output frequency = Pulldown reference clock frequency/N output divider. LVCMOS/LVTTL interface levels. Analog supply pin. Core supply pin. Cr ystal oscillator interface. Output supply pin. Single-ended clock outputs. LVCMOS/LVTTL interface levels. Power supply ground.
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
TABLE 2. PIN CHARACTERISTICS
Symbol CIN CPD RPULLUP RPULLDOWN ROUT Parameter Input Capacitance Power Dissipation Capacitance Input Pullup Resistor Input Pulldown Resistor Output Impedance 3.3V5% 2.5V5% 14 16 Test Conditions Minimum Typical 4 8 51 51 17 21 21 25 Maximum Units pF pF k k
840002AGI-01
www.icst.com/products/hiperclocks.html
2
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
ABSOLUTE MAXIMUM RATINGS
Supply Voltage, VDD Inputs, VI Outputs, VO Package Thermal Impedance, JA Storage Temperature, TSTG 4.6V -0.5V to VDD + 0.5 V -0.5V to VDD + 0.5V 89C/W (0 lfpm) -65C to 150C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
TABLE 3A. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = 3.3V5%, VDDO = 3.3V5% OR 2.5V5%, TA = -40C TO 85C
Symbol VDD VDDA VDDO IDD IDDA IDDO Parameter Core Supply Voltage Analog Supply Voltage Output Supply Voltage Power Supply Current Analog Supply Current Output Supply Current Test Conditions Minimum 3.135 3.135 3.135 2.375 Typical 3.3 3.3 3.3 2.5 Maximum 3.465 3.465 3.465 2.625 100 12 5 Units V V V V mA mA mA
TABLE 3B. POWER SUPPLY DC CHARACTERISTICS, VDD = VDDA = VDDO = 2.5V5%, TA = -40C TO 85C
Symbol VDD VDDA VDDO IDD IDDA IDDO Parameter Core Supply Voltage Analog Supply Voltage Output Supply Voltage Power Supply Current Analog Supply Current Output Supply Current Test Conditions Minimum 2.375 2.375 2.375 Typical 2.5 2.5 2.5 Maximum 2.625 2.625 2.625 95 12 5 Units V V V mA mA mA
840002AGI-01
www.icst.com/products/hiperclocks.html
3
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
TABLE 3C. LVCMOS/LVTTL DC CHARACTERISTICS, VDD = VDDA = VDDO = 3.3V5% OR 2.5V5%, OR
VDD = VDDA = 3.3V5%, VDDO = 2.5V5%, TA = -40C TO 85C
Symbol Parameter V IH VIL Input High Voltage Input Low Voltage OE, F_SEL0, F_SEL1 nPLL_SEL, MR, nXTAL_SEL, TEST_CLK OE, F_SEL0, F_SEL1 nPLL_SEL, MR, nXTAL_SEL, TEST_CLK
Test Conditions VDD = 3.3V VDD = 2.5V VDD = 3.3V VDD = 2.5V VDD = VIN = 3.465V or 2.625V VDD = VIN = 3.465V or 2.625V VDD = 3.465V or 2.625V, VIN = 0V VDD = 3.465V or 2.625V, VIN = 0V VDDO = 3.3V 5% VDDO = 2.5V 5% VDDO = 3.3V or 2.5V 5%
Minimum Typical 2 1.7 -0.3 -0.3
Maximum VDD + 0.3 VDD + 0.3 0.8 0.7 5 150
Units V V V V A A A A V V
IIH
Input High Current
IIL
Input Low Current
-150 -5 2.6 1.8 0.5
VOH VOL
Output High Voltage; NOTE 1 Output Low Voltage; NOTE 1
V
NOTE 1: Outputs terminated with 50 to VDDO/2. See Parameter Measurement Information, Output Load Test Circuit.
TABLE 4. CRYSTAL CHARACTERISTICS
Parameter Mode of Oscillation Frequency Equivalent Series Resistance (ESR) Shunt Capacitance NOTE: Characterized using an 18pF parallel resonant crystal. Test Conditions Minimum Typical 25 50 7 Maximum Units MHz pF Fundamental
TABLE 5A. AC CHARACTERISTICS, VDD = VDDA = VDDO = 3.3V5%, TA = -40C TO 85C
Symbol fOUT Parameter Output Frequency Output Skew; NOTE 1, 3 156.25MHz (1.875MHz - 20MHz) 0.47 0.57 0.51 200 700 54 RMS Phase Jitter (Random); NOTE 2 Output Rise/Fall Time 125MHz (1.875MHz - 20MHz) 62.5MHz (1.875MHz - 20MHz) tR / tF 20% to 80% Test Conditions F_SEL[1:0] = 00 F_SEL[1:0] = 01 F_SEL[1:0] = 10 or 11 Minimum 140 112 56 Typical Maximum 175 140 70 12 Units MHz MHz MHz ps ps ps ps ps %
tsk(o) tjit(O)
odc Output Duty Cycle 46 NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at VDDO/2. NOTE 2: Please refer to the Phase Noise Plot. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
840002AGI-01
www.icst.com/products/hiperclocks.html
4
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
Test Conditions F_SEL[1:0] = 00 F_SEL[1:0] = 01 F_SEL[1:0] = 10 or 11 Minimum 140 112 56 0.47 0.55 0.49 200 700 54 Typical Maximum 175 140 68 12 156.25MHz (1.875MHz - 20MHz) 125MHz (1.875MHz - 20MHz) 62.5MHz (1.875MHz - 20MHz) 20% to 80% Units MHz MHz MHz ps ps ps ps ps %
TABLE 5B. AC CHARACTERISTICS, VDD = VDDA = 3.3V5%, VDDO = 2.5V5%, TA = -40C TO 85C
Symbol fOUT Parameter Output Frequency Output Skew; NOTE 1, 3 RMS Phase Jitter (Random); NOTE 2 Output Rise/Fall Time
tsk(o) tjit(O)
tR / tF
odc Output Duty Cycle 46 NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at VDDO/2. NOTE 2: Please refer to the Phase Noise Plot. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
TABLE 5C. AC CHARACTERISTICS, VDD = VDDA = VDDO = 2.5V5%, TA = -40C TO 85C
Symbol fOUT Parameter Output Frequency Output Skew; NOTE 1, 3 156.25MHz (1.875MHz - 20MHz) 0.49 0.56 0.52 200 700 54 RMS Phase Jitter (Random); NOTE 2 Output Rise/Fall Time 125MHz (1.875MHz - 20MHz) 62.5MHz (1.875MHz - 20MHz) tR / tF 20% to 80% Test Conditions F_SEL[1:0] = 00 F_SEL[1:0] = 01 F_SEL[1:0] = 10 or 11 Minimum 140 112 56 Typical Maximum 175 140 68 12 Units MHz MHz MHz ps ps ps ps ps %
tsk(o) tjit(O)
odc Output Duty Cycle 46 NOTE 1: Defined as skew between outputs at the same supply voltages and with equal load conditions. Measured at VDDO/2. NOTE 2: Please refer to the Phase Noise Plot. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
840002AGI-01
www.icst.com/products/hiperclocks.html
5
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
TYPICAL PHASE NOISE AT 62.5MHZ @3.3V
0
-20 -30 -40 -50
a
1Gb Ethernet Filter 62.5MHz
RMS Phase Jitter (Random) 1.875MHz to 20MHz = 0.51ps (typical)
-10
NOISE POWER dBc Hz
-60 -70 -80 -90 -100
Raw Phase Noise Data
a
-110 -120 -130 -140 -150 -160
a
100 1k 10k
-170 -180 -190
Phase Noise Result by adding 1Gb Ethernet Filter to raw data
1M 10M 100M
100k
OFFSET FREQUENCY (HZ)
TYPICAL PHASE NOISE AT 156.25MHZ @3.3V
0 -20 -30 -40 -50
a
10Gb Ethernet Filter 156.25MHz
RMS Phase Jitter (Random) 1.875MHz to 20MHz = 0.47ps (typical)
-10
NOISE POWER dBc Hz
-60 -70 -80 -90 -100 -110 -120 -130 -140 -150 -170 -180 -190 100 1k 10k 100k -160
Raw Phase Noise Data
a
Phase Noise Result by adding 10Gb Ethernet Filter to raw data
1M 10M 100M
REV. A OCTOBER 18, 2007
a
OFFSET FREQUENCY (HZ)
www.icst.com/products/hiperclocks.html
6
840002AGI-01
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER PARAMETER MEASUREMENT INFORMATION
1.65V5%
2.05V5% 1.25V5%
VDD, VDDA, VDDO
SCOPE
Qx
VDD, VDDA
SCOPE
VDDO GND
Qx
LVCMOS
GND
LVCMOS
-1.65V5%
-1.25V5%
3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT
1.25V5%
3.3V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT
Phase Noise Plot
VDD, VDDA, VDDO
SCOPE
Qx
Noise Power
Phase Noise Mask
LVCMOS
GND
f1
Offset Frequency
f2
-1.25V5%
RMS Jitter = Area Under the Masked Phase Noise Plot
2.5V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT
V
Qx
DDO
RMS PHASE JITTER
80% 20% tR tF 80% 20%
2
V
Qy
DDO
Clock Outputs
2 tsk(o)
OUTPUT SKEW
V
DDO
OUTPUT RISE/FALL TIME
Q0, Q1
Pulse Width t
2
PERIOD
odc =
t PW t PERIOD
OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD
840002AGI-01
www.icst.com/products/hiperclocks.html
7
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER APPLICATION INFORMATION
POWER SUPPLY FILTERING TECHNIQUES
As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS840002I-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. VDD, VDDA, and VDDO should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a 10 resistor along with a 10F and a .01F bypass capacitor should be connected to each VDDA.
3.3V or 2.5V VDD .01F VDDA .01F 10F 10
FIGURE 1. POWER SUPPLY FILTERING
CRYSTAL INPUT INTERFACE
The ICS840002I-01 has been characterized with 18pF parallel resonant crystals. The capacitor values shown in Figure 2 below were determined using a 25MHz 18pF parallel resonant crystal and were chosen to minimize the ppm error.
XTAL_IN C1 22p X1 18pF Parallel Cry stal XTAL_OUT C2 22p ICS84332
ICS840002I-01
Figure 2. CRYSTAL INPUt INTERFACE
840002AGI-01
www.icst.com/products/hiperclocks.html
8
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
LAYOUT GUIDELINE
Figure 3 shows a schematic example of the ICS840002I-01. An example of LVCMOS termination is shown in this schematic. Additional LVCMOS termination approaches are shown in the LVCMOS Termination Application Note. In this example, an 18 pF parallel resonant 25MHz crystal is used. The C1=22pF and
Logic Control Input Examples
VDD
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
C2=22pF are recommended for frequency accuracy. For different board layout, the C1 and C2 may be slightly adjusted for optimizing frequency accuracy. 1K pullup or pulldown resistors can be used for the logic control input pins.
Set Logic Input to '1'
RU1 1K
VDD
Set Logic Input to '0'
RU2 Not Install VDD
R2 33
Zo = 50 Ohm
To Logic Input pins
RD1 Not Install RD2 1K
To Logic Input pins
U1 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 Zo = 50 Ohm C5 0.1u XTAL2 R4 100
LVCMOS
VDD R1 10
VDDA C3 10uF C4 0.01u C6 0.1u
FSEL0 XTAL_SEL TEST_CLK OE MR nPLL_SEL VDDA VDD
FSEL1 GND GND Q0 Q1 VDDO XTAL_IN XTAL_OUT
VDD R3 100
ICS840002I-01
If not using the crystal input, it can be left floating. For additional protection the XTAL_IN pin can be tied to ground.
LVCMOS C2 22pF X1 XTAL1
Optional Termination
C1 22pF
Unused output can be left floating. There should no trace attached to unused output. Device characterized with all outputs terminated.
FIGURE 3. ICS840002I-01 SCHEMATIC EXAMPLE
840002AGI-01
www.icst.com/products/hiperclocks.html
9
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER RELIABILITY INFORMATION
TABLE 6. JAVS. AIR FLOW TABLE
FOR
16 LEAD TSSOP
JA by Velocity (Linear Feet per Minute)
0
Single-Layer PCB, JEDEC Standard Test Boards Multi-Layer PCB, JEDEC Standard Test Boards 137.1C/W 89.0C/W
200
118.2C/W 81.8C/W
500
106.8C/W 78.1C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
TRANSISTOR COUNT
The transistor count for ICS840002I-01 is: 3356
840002AGI-01
www.icst.com/products/hiperclocks.html
10
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
PACKAGE OUTLINE - G SUFFIX 16 LEAD TSSOP
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
FOR
TABLE 7. PACKAGE DIMENSIONS
SYMBOL N A A1 A2 b c D E E1 e L aaa 0.45 0 -4.30 -0.05 0.80 0.19 0.09 4.90 6.40 BASIC 4.50 0.65 BASIC 0.75 8 0.10 Millimeters Minimum 16 1.20 0.15 1.05 0.30 0.20 5.10 Maximum
Reference Document: JEDEC Publication 95, MO-153
840002AGI-01
www.icst.com/products/hiperclocks.html
11
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
TABLE 8. ORDERING INFORMATION
Part/Order Number ICS840002AGI-01 ICS840002AGI-01T ICS840002AGI-01LF ICS840002AGI-01LFT Marking ICS840002AI01 ICS840002AI01 002AI01L 002AI01L Package 16 Lead TSSOP 16 Lead TSSOP 16 Lead "Lead-Free" TSSOP 16 Lead "Lead-Free" TSSOP Shipping Packaging tube 2500 tape & reel tube 2500 tape & reel Temperature -40C to 85C -40C to 85C -40C to 85C -40C to 85C
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
NOTE: Parts that are ordered with an ""LF"" suffix to the part number are the Pb-Free configuration and are RoHS compliant.
The aforementioned trademarks, HiPerClockSTM and FEMTOCLOCKSTM are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments. 840002AGI-01
www.icst.com/products/hiperclocks.html
12
REV. A OCTOBER 18, 2007
ICS840002I-01
www.IDT.com
FEMTOCLOCKSTM CRYSTAL-TOLVCMOS/LVTTL FREQUENCY SYNTHESIZER
REVISION HISTORY SHEET
Rev A
Table T8
Page 12
Description of Change Ordering Information Table - Added Lead-Free par t number, marking and note.
Date 10/18/07
840002AGI-01
www.icst.com/products/hiperclocks.html
13
REV. A OCTOBER 18, 2007


▲Up To Search▲   

 
Price & Availability of ICS840002AGI-01

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X